# ECE3561 Project #3

Designing an elevator

Group 39 Wafeeq Jaleel Tianxiang He

The Ohio State University April 25, 2022

### Introduction

The team has been assigned to design an elevator system for a four-story building using VHDL. The system can be divided into two units: controller and simulator, with the former one controlling the operations and the latter one imitating the movement of an actual elevator. Figure 1 exhibits the overall elevator structure.



Figure 1: Overall Elevator design

For the controller, UP REQ(i) is asserted when the up request on the ith floor (except the top floor) has been pushed, and DN REQ(i) is asserted when the down request on the ith floor (except the bottom floor) has been pushed. GO REQ(1..4) detects if any floor button inside the elevator has been pushed and assets the corresponding bit. FLOOR IND(1..4) signal asserts the bit corresponding to the current floor and negates all other bits. When the reseting signal POC is not asserted and the clock signal SYSCLK is at rising edge, the controller detects any forms of request and moves to serve the request while setting the elevator's direction to either up or down. Once the direction is set, the elevator will serve all requests along its route and it will only start serving requests that require the change of direction after all requests along the current direction have been served. The controller asserts EMVUP or EMVDN signal and send them to the simulator when the elevator is serving an UP REQ or DN REQ. When the elevator door needs to be open or closed, EOPEN or ECLOSE would be asserted. OPEN REQ and CLOSE REQ are two extra buttons that make the elevator more accessible. When the user presses the open button inside the elevator car, OPEN REQ would be asserted, which opens the door before it is completely closed. The CLOSE REQ allows users to close the elevator door when a person enters the elevator car.

The simulator is a synchronous system that shares the same clock signal as the controller. It updates the current floor and sends floor information to the controller through EF(1..4). ECOMP would only be asserted when there is no ongoing operation. When EMVUP is

asserted, the simulator negates ECOMP immediately and increases the current floor by one after a two seconds delay, then asserts ECOMP again indicating the current operation has been finished. Same thing happens when EMVDN is asserted except the simulator decreases the floor information by one instead of increasing. When either EOPEN or ECLOSE is asserted, the simulator negates ECOMP and asserts it again after a three seconds delay, which imitates the time used for opening or closing the elevator door.

### Design

The design process is divided into four parts, which are elevator, controller, simulator, and wave generator respectively. All the components were coded using VHDL in XILINX software.

#### **Elevator**

The overall elevator design can be seen in Figure 1. It has the input signals UP\_REQ, DN\_REQ, GO\_REQ, POC, and SYSCLK and output signal FLOOR\_IND. For design ease the elevator was divided into controller and simulator. The details of each signal will be explained in depth in the controller and simulator subsections. The function of Elevator VHDL file was to connect the subcomponents controller and simulator's internal signals. The internal signals are EMVIP, EMVDN, EOPEN, ECLOSE, ECOMP, and EF.

In the Elevator VHDL file the team declared all the external and internal signals as seen in Appendix A Figure A1 and A2. Next the signals from controller and simulator were mapped to their corresponding signals from the elevator which is in Figure A2. The SYSCLK was a 2Hz clock signal.

### Controller

The most significant function of the controller is to identify requests from upper floors, lower floors, and current floor respectively. Twelve internal signals are initialized inside the behavioral model of the controller for achieving this goal. FLR\_BLW(1..4) and FLR\_ABV(1..4) exhibit the floor information below and above the current floor. By combining UP\_REQ, DN\_REQ, and GO\_REQ using "OR" logic all requests at any floor are shown in the four bits array ALL\_REQ(1..4), which makes it possible for the team to detect if there is any request from floors above or below. For example, if the elevator is at the second floor and there is an UP\_REQ at the third floor and a DN\_REQ at the second floor, ALL\_REQ, FLR\_ABV, and FLR\_BLW would be equal to "0110" "1100" "0001" respectively. By comparing ALL\_REQ with FLR\_BLW and FLR\_ABV separately using "AND" logic, the team gets ABV\_REQ equals '1' and BLW\_REQ equals '0', which means there exists a request somewhere above and no request below.

The team also created Current\_UP\_REQ, Current\_DN\_REQ, and Current\_GO\_REQ to detect if there is any request at the current floor that would open the elevator door. All three signals are concatenated using "OR" logic in the signal "DOOR," which returns one if the

door should be opened. IS\_DOOR\_OPEN, UP, and DN check the state of the door and the elevator's direction respectively. These can be seen in Appendix B Figure B1 and B2.

As seen in Figure B2 and B3 of Appendix B, when SYSCLK is at the rising edge, all internal outputs to the simulator are initialized to zero. The controller then checks if the reset signal POC is equal to one, otherwise it's going to check whether the door is open using a series of if - else statements. If the door is open when it should be closed, the controller asserts ECLOSE, telling the simulator to close the door. If the door is closed already, the controller goes through four if - else cases to determine the next operation and sends all commands to the simulator.

For the accessibility part, the team added open & close buttons to the original design. The CLOSE\_REQ allows users to close the elevator door when a person enters the elevator car, and the OPEN\_REQ opens the door before it is completely closed while the elevator is stationary.

#### **Simulator**

Since the team did not have a real elevator to control, the team designed a simulator replicating the elevator's expected functions. The assumptions were that it is a synchronous system sharing clock signal and POC with the controller. The VHDL code for this section is in Appendix C.

The simulator had four inputs fed from the controller and two outputs to the controller. EMPVUP and EMVDN indicated the direction of elevator movement. ECLOSE and EOPEN showed whether to keep the door open or closed. While the output ECOMP asserted means the elevator is in an ongoing operation. The EF(1...4) is a bus output that expresses the current floor to the controller. The team had to implement an internal signal named COUNTER for pauses when one of the input signals were asserted. Also, another internal signal named FLOOR which is an unsigned integer for the floor number was used to easily increment and decrement the floor levels. The signal declarations can be seen in Figure C1.

The design process was to use IF-ELSE statements to see if the floor has to go up or down based on the EMVUP and EMVDN inputs to increase floor level and halt the operations for two seconds. For EOPEN and ECLOSE the operation was halted for three seconds. If the POC is asserted the elevator is designed to return to the first floor and halt all ongoing operations. The VHDL code is in Figure C2.

### Wave generator

The team created a VHDL test bench to run the simulations. The units under testing were the controller and the simulator. All the external and internal signals were included for easy debugging. Since the clock signal was 2Hz, the SYSCLK was set to cycle every 500ms. Initially all the signals were initialized to 0 and POC to 1. All the declared signals can be seen in APPENDIX D Figure D1, D2, and D3.

Once one clock cycle passed, the POC was negated and the stimulus process began. The team tested the external inputs UP\_REQ, DN\_REQ, GO\_REQ, CLOSE\_REQ, and OPEN\_REQ. All the testing commands are shown in Figure D4 of APPENDIX D. Once each request is done, the team has to manually negate the request so others can proceed. The simulation software used was ISIM which has a simulation time of 30 seconds.

### **Results**

The results in waveform are represented below in Figure 2. The wave includes all the external and internal signals.



Figure 2: Simulated wave from ISIM

Since it was harder to interpret the data from Figure 2, the team converted it to Table 1. The Table points out the important time frame when requests are made or a change in output signals is observed. Some test times are highlighted in yellow for discussions in the Comparison section.

| Test<br>(sec) | up_<br>req | dn_req | go_<br>req | open-<br>req | close_<br>req | floor_<br>ind | ecomp | emvup | emvdn | eopen | eclose |
|---------------|------------|--------|------------|--------------|---------------|---------------|-------|-------|-------|-------|--------|
| 1.5           | 100        | 000    | 0000       | 0            | 0             | 0001          | 1     | 0     | 0     | 0     | 0      |
| 1.75          | 100        | 000    | 0000       | 0            | 0             | 0001          | 1     | 1     | 0     | 0     | 0      |
| 2.25          | 100        | 000    | 0000       | 0            | 0             | 0010          | 0     | 1     | 0     | 0     | 0      |
| 2.50          | 101        | 000    | 0000       | 0            | 0             | 0010          | 0     | 1     | 0     | 0     | 0      |
| 3.50          | 101        | 100    | 0000       | 0            | 0             | 0010          | 0     | 0     | 0     | 0     | 0      |

Table 1: Important time frames from the wave

| 4.75              | 101 | 100 | 0000 | 0 | 0 | 0010 | 1 | 0 | 0 | 0 | 0 |
|-------------------|-----|-----|------|---|---|------|---|---|---|---|---|
| 5.25              | 101 | 100 | 0000 | 0 | 0 | 0010 | 1 | 1 | 0 | 0 | 0 |
| 5.75              | 101 | 100 | 0000 | 0 | 0 | 0100 | 0 | 1 | 0 | 0 | 0 |
| <mark>6.5</mark>  | 001 | 100 | 0000 | 0 | 0 | 0100 | 0 | 0 | 0 | 0 | 0 |
| 8.25              | 001 | 100 | 0000 | 0 | 0 | 0100 | 1 | 0 | 0 | 0 | 0 |
| 8.75              | 001 | 100 | 0000 | 0 | 0 | 0100 | 1 | 1 | 0 | 0 | 0 |
| 9.25              | 001 | 100 | 0000 | 0 | 0 | 1000 | 0 | 1 | 0 | 0 | 0 |
| <mark>9.50</mark> | 001 | 000 | 0000 | 0 | 0 | 1000 | 0 | 1 | 0 | 0 | 0 |
| 11.75             | 001 | 000 | 0000 | 0 | 0 | 1000 | 1 | 0 | 0 | 0 | 0 |
| 12.50             | 001 | 000 | 0010 | 0 | 0 | 1000 | 1 | 0 | 0 | 0 | 0 |
| 12.75             | 001 | 000 | 0010 | 0 | 0 | 1000 | 1 | 0 | 1 | 0 | 0 |
| 13.25             | 001 | 000 | 0010 | 0 | 0 | 0100 | 0 | 0 | 1 | 0 | 0 |
| 13.5              | 001 | 000 | 0000 | 0 | 0 | 0100 | 0 | 0 | 1 | 0 | 0 |
| 15.75             | 001 | 000 | 0000 | 0 | 0 | 0100 | 1 | 0 | 0 | 0 | 0 |
| 16.25             | 001 | 000 | 0000 | 0 | 0 | 0100 | 1 | 0 | 1 | 0 | 0 |
| 16.75             | 001 | 000 | 0000 | 0 | 0 | 0010 | 0 | 0 | 1 | 0 | 0 |
| 19.0              | 001 | 000 | 0000 | 1 | 0 | 0010 | 0 | 0 | 0 | 0 | 0 |
| 19.5              | 001 | 000 | 0000 | 1 | 1 | 0010 | 1 | 0 | 0 | 0 | 0 |
| 19.75             | 001 | 000 | 0000 | 1 | 1 | 0010 | 1 | 0 | 0 | 1 | 0 |
| 20.25             | 001 | 000 | 0000 | 1 | 1 | 0010 | 0 | 0 | 0 | 0 | 1 |
| 23.25             | 001 | 000 | 0000 | 0 | 0 | 0010 | 1 | 0 | 0 | 0 | 0 |
| 23.75             | 001 | 000 | 0000 | 0 | 0 | 0010 | 1 | 0 | 1 | 0 | 0 |
| 24.25             | 001 | 000 | 0000 | 0 | 0 | 0001 | 0 | 0 | 1 | 0 | 0 |
| 26.75             | 001 | 000 | 0000 | 0 | 0 | 0001 | 1 | 0 | 0 | 0 | 0 |
| <b>27.0</b>       | 001 | 000 | 0000 | 0 | 1 | 0001 | 1 | 0 | 0 | 0 | 0 |
| 27.75             | 001 | 000 | 0000 | 0 | 1 | 0001 | 1 | 0 | 0 | 1 | 0 |
| 28.25             | 001 | 000 | 0000 | 0 | 1 | 0001 | 0 | 0 | 0 | 0 | 1 |

# Comparisons

The team's expectation was to implement the SCAN algorithm. Some of the basic requirements were if there are no requests, the elevator will be idle on the current floor. Once a direction has been set to the elevator, all the requests have to be completed before proceeding to the opposite direction requests. The elevator moved from floor one to floor four before returning to floor one to get the UP\_REQ. This can be seen in the wave from Figure 2 or Table 1. The requests were given at seconds 1.5, 2.5 for up requests, 3.5 for down request, and 12.5 for go request.

Some internal signals that worked as expected were the ECOMP signal, which was asserted after two seconds for the EMVUP and EMVDN negation and after three seconds for EOPEN and ECLOSE negation.

The OPEN\_REQ and CLOSE\_REQ for the design for accessibility were tested and verified that they function as expected from the results in between 19.0sec to 20.25sec in Table 1. The EOPEN signal was asserted 0.75 sec after OPEN\_REQ was asserted and ECLOSE was asserted after one clock signal in response to the CLOSE\_REQ. Additionally, the CLOSE\_REQ was tested for door opening automatically after reaching the expected floor. This test was between 27.0 and 28.25 seconds in Table 1. The EOPEN remained asserted until the CLOSE\_REQ forced ECLOSE to be one and EOPEN to be zero.

However, the team were unable to give multiple requests within one second interval. When the requests are delayed for one second, the elevator only completed the last request. For example, when UP\_REQ(3), UP\_REQ(1), DN\_REQ(4), and GO\_REQ(2) were asserted the elevator would stop at the second floor and not proceed to floor three or four. The reason for this problem was the propagation delays that made the next request proceed before the current request was finished. The solution the team came up with was to manually negate the signals in the wave generator VHDL file. This can be seen at 6.5, 9.5, and 13.5 seconds in Table 1.

One of the functions of the elevator was to open the elevator once it reaches the requested floor. But the team was unable to produce this function of asserting EOPEN, mainly due to the propagation delay that always kept the elevator moving. The EOPEN was asserted at the last floor request at the end of the simulation at 27.75 second. So the solution would be to increase the simulation time and space out the delays in between requests to allow the EOPEN to function properly.

### **Conclusions**

The team was given to design an elevator that had two components, the controller and simulator. Throughout this process, the team learned how to connect two subcomponents under one entity using VHDL. While simulating the top entity "elevator" using VHDL Testbench, the team traced the values of external and internal signals and figured out why the

system was generating incorrect results by analyzing source codes line by line. After rectifying the structure of the simulator code several times, the team finally obtained expected simulation results for most of the test cases, which enhanced the team's ability of analyzing and debugging complicated VHDL projects significantly.

The biggest problem the team encountered happened in the initial stages of simulating. The ISIM software produced a blank page even though the code compiled properly. Same error happened multiple times on different computers. Since there was no way to debug the error, the team created a new project and pasted the code, which solved the problem.

Some of the constraints while using VHDL were that there was not a built-in delay function. Moreover, since the VHDL Testbench assumes ideal timing and does not reflect the realities of finite propagation delays and setup/hold times, the simulation results might be divergent from actual elevator operation, which could lead to systematic errors in actual operation.

## **APPENDIX**

### **APPENDIX A: Elevator VHDL codes**

```
-- Company:
    -- Engineer:
                       WAFEEQ JALEEL, TIANXIANG HE
    -- Create Date: 11:16:09 04/16/2022
5
    -- Design Name:
    -- Module Name: Elevator - Behavioral
-- Project Name: ECE 3561 PROJECT 3
 9
    -- Target Devices:
    -- Tool versions:
10
11
    -- Description: The file that connects controller and simulator
    -- Dependencies:
13
    -- Revision:
    -- Revision 0.01 - File Created
16
    -- Additional Comments:
19
20
    library IEEE;
    use IEEE.STD LOGIC 1164.ALL;
    -- Uncomment the following library declaration if using
23
24
    -- arithmetic functions with Signed or Unsigned values
    --use IEEE.NUMERIC_STD.ALL;
25
    -- Uncomment the following library declaration if instantiating
27
   -- any Xilinx primitives in this code.
28
    --library UNISIM;
29
    --use UNISIM.VComponents.all;
30
31
   entity Elevator is
32
      33
34
35
36
               POC : in STD_LOGIC;
SYSCLK : in STD_LOGIC;
37
38
                OPEN_REQ: in STD_LOGIC;
39
                CLOSE_REQ :in STD_LOGIC);
40
41
   end Elevator:
42
43
    architecture Behavioral of Elevator is
44
4.5
    COMPONENT simulator
46
    PORT (EMVUP : in STD LOGIC;
              EMVDN : in STD_LOGIC;
EOPEN : in STD_LOGIC;
47
48
               ECLOSE : in STD_LOGIC;
SYSCLK : in STD_LOGIC;
POC : in STD_LOGIC;
49
50
51
52
                ECOMP : buffer STD_LOGIC;
53
                EF : out STD_LOGIC_VECTOR (4 downto 1));
    END COMPONENT;
55
     COMPONENT controller
```

Figure A1: Elevator VHDL signal declaration of the components

```
SYSCLK : in STD LOGIC;
 58
 59
        -- Inputs and outputs
 60
                    POC : in STD LOGIC; -- Reset state
                   UP_REQ : in STD_LOGIC_VECTOR (3 downto 1); -- Up request from floor 1-3
DN_REQ : in STD_LOGIC_VECTOR (4 downto 2); -- Down request from floor 2-4
GO_REQ : in STD_LOGIC_VECTOR (4 downto 1); -- Go request inside the
 61
 62
 63
      elevator at the current floor
                   ECOMP: in STD LOGIC; -- Receives 1 from the simulator when an operation
                   EF : in STD_LOGIC_VECTOR (4 downto 1); -- Current floor
 65
 66
 67
                   FLOOR_IND : out STD_LOGIC_VECTOR (4 downto 1); -- Current floor
                   EMVUP: out STD LOGIC; -- Tells the simulator to move upward EMVDN: out STD LOGIC; -- Tells the simulator to move downward
                   EOPEN: out STD_LOGIC; -- Tells the simulator to open the door ECLOSE: out STD_LOGIC; -- Tells the simulator to close the door
 70
 71
 72
                   OPEN_REQ: in STD_LOGIC;
 73
                   CLOSE REQ :in STD LOGIC);
     END COMPONENT;
 75
 76
 77
             signal EMVUP: STD_LOGIC;
 78
             signal EMVDN: STD LOGIC;
 79
             signal EOPEN: STD LOGIC;
             signal ECLOSE: STD LOGIC;
 80
             signal ECOMP: STD LOGIC;
 81
 82
             signal EF: STD_LOGIC_VECTOR (4 downto 1);
 83
 84
 85
      begin
        sim: simulator PORT MAP(
 86
 87
             EMVUP => EMVUP,
 88
              EMVDN => EMVDN,
             EOPEN => EOPEN,
 90
              ECLOSE => ECLOSE,
              SYSCLK => SYSCLK,
 91
              POC => POC,
 92
 93
              ECOMP => ECOMP,
             EF => EF
 95
              );
 96
 97
        con: controller PORT MAP(
         SYSCLK => SYSCLK,
 98
             POC=> POC,
100
             UP REQ => UP REQ,
             DN_REQ => DN_REQ,
101
102
             GO_REQ => GO_REQ,
103
             ECOMP => ECOMP,
             EF => EF,
104
105
             FLOOR IND => FLOOR IND,
106
107
             EMVUP => EMVUP,
108
             EMVDN => EMVDN,
             EOPEN => EOPEN,
109
110
             ECLOSE => ECLOSE,
             OPEN REQ => OPEN_REQ,
111
112
             CLOSE_REQ => CLOSE_REQ
              Figure A2: Elevator VHDL internal signals and port mapping
113
114
              );
115
116
117
       end Behavioral;
118
119
```

Figure A3: Elevator VHDL ending the code

### **APPENDIX B: Controller VHDL codes**

```
-- Company: The Ohio State University
     -- Engineer: Tianxiang He
3
                         15:15:31 04/18/2022
    -- Create Date:
     -- Design Name:
     -- Module Name:
                         Controller - Behavioral
     -- Project Name:
     -- Target Devices:
     -- Tool versions:
10
     -- Description:
11
12
     -- Dependencies:
13
15
     -- Revision:
     -- Revision 0.01 - File Created
17
    -- Additional Comments:
18
19
     library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
     use IEEE.NUMERIC_STD.ALL;
      - Uncomment the following library declaration if using
     -- arithmetic functions with Signed or Unsigned values
     --use IEEE.NUMERIC STD.ALL;
     -- Uncomment the following library declaration if instantiating
29
     -- any Xilinx primitives in this code.
30
     --library UNISIM;
     --use UNISIM.VComponents.all;
     entity Controller is
      Port ( SYSCLK : in STD LOGIC;
34
       -- Inputs and outputs
35
36
                 POC : in STD LOGIC; -- Reset state
                 UP REQ : in STD LOGIC VECTOR (3 downto 1); -- Up request from floor 1-3 DN_REQ : in STD_LOGIC_VECTOR (4 downto 2); -- Down request from floor 2-4 GO REQ : in STD_LOGIC VECTOR (4 downto 1); -- Go request inside the
37
38
39
     elevator at the current floor
40
                 ECOMP : in STD LOGIC; -- Receives 1 from the simulator when an operation
     is done
41
                 EF : in STD LOGIC VECTOR (4 downto 1); -- Current floor
42
                 FLOOR_IND : out STD_LOGIC_VECTOR (4 downto 1); -- Current floor
43
                 EMVUP : out STD LOGIC; -- Tells the simulator to move upward
44
                 EMVDN : out STD LOGIC; -- Tells the simulator to move downward
45
                 EOPEN : out STD LOGIC; -- Tells the simulator to open the door
46
                 ECLOSE: out STD LOGIC; -- Tells the simulator to close the door OPEN REQ: in STD LOGIC;
47
48
                 CLOSE REQ :in STD_LOGIC);
49
50
    end Controller;
51
52
     architecture Behavioral of Controller is
53
     -- Internal signals
        signal FLR ABV : STD LOGIC VECTOR (4 downto 1); -- Any floor above the current
54
     floor, ex: current floor 3, FLR ABV = 1000
```

Figure B1: Controller VHDL code page one

```
55
         signal FLR BLW : STD LOGIC VECTOR (4 downto 1); -- Any floor below the current
      floor, ex: current floor 3, FLR ABV = 0011
 56
         signal ALL REO: STD LOGIC VECTOR (4 downto 1); -- Request from any floor(including
      the current floor)
         signal ABV REQ: STD LOGIC; -- Check if there is a request from floors above
         signal BLW REQ: STD LOGIC; -- Check if there is a request from floors below
          signal Current UP REQ: STD LOGIC; -- Check if there is an up request from the
 59
      current floor
 60
         signal Current DN REQ: STD LOGIC; -- Check if there is a down request from the
      current floor
         signal Current GO REQ: STD LOGIC; -- Check if the current floor button is being
      pressed at the current floor
         signal IS DOOR OPEN: STD LOGIC; -- Return 1 if door is open, otherwise return 0
 62
 63
          signal DOOR: STD_LOGIC; -- Return 1 if door should be opened, otherwise return 0
         signal UP: STD LOGIC; -- Return 1 if elevator is going upward signal DN: STD LOGIC; -- Return 1 if elevator is going downward
 64
 65
         signal DIRECTION: STD LOGIC;
 68
 69
      begin
         FLR_BLW <= STD_LOGIC_VECTOR(UNSIGNED(EF) srl 1);
FLR_ABV <= STD_LOGIC_VECTOR(not(UNSIGNED(FLR_BLW)) sll 1);
 70
 71
         ALL_REQ <= ('0' & UP_REQ) or (DN_REQ & '0') or GO_REQ;
 72
 73
         ABV REQ <= '1' when (UNSIGNED(ALL REQ) and UNSIGNED(FLR ABV)) > 0 else '0';
         BLW REQ <= '1' when (UNSIGNED(ALL REQ) and UNSIGNED(FLR BLW)) > 0 else '0';
 74
         Current UP REQ <= '1' when UNSIGNED(EF and ('0' & UP REQ)) > 0 else '0';
Current DN REQ <= '1' when UNSIGNED(EF and (DN REQ & '0')) > 0 else '0';
Current GO REQ <= '1' when UNSIGNED(EF and GO REQ) > 0 else '0';
 75
 76
 77
         DOOR <= (Current_UP_REQ and not(DN)) or (Current_DN_REQ and not(UP)) or
 78
      Current GO REQ;
 79
         FLOOR IND <= EF;
 80
 81
          process (SYSCLK)
 82
         begin
                 if SYSCLK' event and SYSCLK = '1' then
 83
 84
      -- Set all outputs to zero (except FLOOR_IND) at beginning
                    EMVUP <= '0';
 85
                    EMVDN <= '0';
 86
                    EOPEN <= '0';
 87
                    ECLOSE <= '0';
 88
 89
                    if POC = '1' then -- Reset state
 90
                       UP <= '0';
 91
                        DN <= '0';
 92
 93
                       IS DOOR OPEN <= '0';
                    elsif ECOMP ='1' then
 94
 95
                       if IS DOOR OPEN = '1' then -- Door is open
 96
                           if DOOR = '0' or CLOSE REQ ='1' then -- Door is open when it should
 98
      be closed
 99
                              IS_DOOR_OPEN <= '0';
100
                              ECLOSE <= '1';
101
                           end if;
103
                       else -- Door is closed
104
```

Figure B2: Controller VHDL code page two

```
if DOOR = '1' or OPEN_REQ = '1' then -- Door is closed when it
105
      should be opened
106
                          IS DOOR OPEN <= '1';
107
                          EOPEN <= '1';
108
                       elsif ABV REQ = '1' and DN = '0' then -- Elevator is moving up and
109
      there is a request above
110
                          EMVUP <= '1';
                          UP <= '1';
111
112
                       elsif BLW REQ = '1' and UP = '0' then -- Elevator is moving down
113
      and there is a request below
                          EMVDN <= '1';
114
                          DN <= '1';
115
116
117
                       else -- No request, elevator stays still
                         UP <= '0';
118
                          DN <= '0';
119
                       end if;
120
121
122
                end if;
123
124
             end if;
125
126
          end if;
127
128
      end process;
130 end Behavioral;
131
132
133
```

Figure B3: Controller VHDL code page three

### **APPENDIX C: Simulator**

```
-- Company:
    -- Engineer:
3
 4
     -- Create Date:
                       10:18:04 04/16/2022
    -- Design Name:
     -- Module Name:
                       simulator - Behavioral
    -- Project Name:
9
     -- Target Devices:
10
    -- Tool versions:
    -- Description:
12
    -- Dependencies:
13
14
15
     -- Revision:
16
    -- Revision 0.01 - File Created
     -- Additional Comments:
18
19
    library IEEE;
20
21
   use IEEE.STD_LOGIC_1164.ALL;
    USE ieee.numeric std.ALL;
23
     -- Uncomment the following library declaration if using
    -- arithmetic functions with Signed or Unsigned values
25
    --use IEEE.NUMERIC_STD.ALL;
26
27
    -- Uncomment the following library declaration if instantiating
    -- any Xilinx primitives in this code.
29
    --library UNISIM;
30
31
    --use UNISIM.VComponents.all;
   entity simulator is
                                          -- Tells the simulator to move upward

-- Tells the simulator to move downward

-- Tells the simulator to open the door

-- Tells the simulator to close the door
     Port ( EMVUP : in STD_LOGIC;
35
                EMVDN : in STD_LOGIC;
                EOPEN : in STD_LOGIC;
36
                ECLOSE : in STD LOGIC;
37
38
                SYSCLK : in STD LOGIC;
                POC : in STD LOGIC;
39
                                              -- Reset state
                ECOMP : buffer STD LOGIC; -- Receives 1 from the simulator when an
40
    operation is done
                EF : out STD LOGIC VECTOR (4 downto 1)); -- Current floor
41
42
43
    end simulator;
```

Figure C1: Simulator VHDL signal declaration

```
45
    architecture Behavioral of simulator is
46
      signal COUNTER: UNSIGNED(2 downto 0); --counter as unsigned int for delaying the
    operation
47
       signal FLOOR : UNSIGNED(4 downto 1); -- current floor as unsigned int
48
49
    BEGIN
50
      EF<=STD LOGIC VECTOR (FLOOR);
       process (SYSCLK)
52
      begin
         if SYSCLK'event and SYSCLK ='1' then
53
54
            if POC = '0' then
55
                                              --not in reset state
```

Page 1

```
Sun Apr 24 14:18:59 2022
simulator.vhd
                  if ECOMP='0' then
                                              --checks if it is and on going operation
 56
                      if COUNTER= "000" then
                                             --checks if the counter has reached the end
 58
                          ECOMP <= '1';
 59
                      else
                         COUNTER <= COUNTER - 1;
 60
 61
                      end if;
                  else
                    if EMVUP = '1' and FLOOR(4) = '0' then --checks the elaytor has to
 64
      move up and isn't in the top floor
                        ECOMP <= '0';
 65
 66
                        COUNTER <= "100";
                                                     --setting for 2 sec, four clock
      cycle
 67
                       FLOOR <= FLOOR all 1;
                                                      left shifting the floor number
 68
                     elsif EMVDN = '1' and FLOOR(1) ='0' then --checks the elaytor has to
 69
      down and isn't in the first floor
 70
                        ECOMP <= '0';
 71
                        COUNTER <= "100";
                        FLOOR <= FLOOR srl 1;
 72
                                                  --right shifting the floor number
 73
                     elsif EOPEN = '1' then
 74
                                                  --checks whether to open the door
 75
                        ECOMP <= '0';
 76
                        COUNTER <= "101";
                                                   --setting the timer for 3 sec
 77
                     elsif ECLOSE ='1' then
 78
                                                  --check whether to close the door
 79
                        ECOMP <= '0';
                        COUNTER <= "101";
 80
 81
                     end if;
 82
                  end if,
 83
               elsif POC = '1' then
 84
                                                 --reset state
                 FLOOR <= "0001";
 85
                  ECOMP <= '1';
 86
 87
               end if;
            end if;
        end process;
 89
 90 END;
```

Figure C2: Simulator VHDL function of the simulator

### **APPENDIX D: Wave generator**

```
-- Company: The Ohio State University
-- Engineer: Arvin Ignaci <ignaci.1@osu.edu>
 3
                      Alex Whitman <whitman.97@osu.edu>
 4
    -- Create Date: 08:06:46 04/18/2018
     -- Design Name:
    -- Module Name:
                      test - behavior
    -- Project Name: ece3561 proj3
10
    -- Target Device:
    -- Tool versions:
    -- Description:
12
13
14
    -- VHDL Test Bench Created by ISE for module: elevator
15
16
    -- Dependencies:
17
    -- Revision:
18
    -- Revision 0.01 - File Created
19
20
    -- Additional Comments:
21
22
    -- Notes:
23
    -- This testbench has been automatically generated using types std logic and
24
    -- std_logic_vector for the ports of the unit under test. Xilinx recommends
    -- that these types always be used for the top-level I/O of a design in order
26
    -- to guarantee that the testbench will bind correctly to the post-implementation
27
    -- simulation model.
28
    LIBRARY ieee;
29
    USE ieee.std logic 1164.ALL;
31
32
    -- Uncomment the following library declaration if using
33
    -- arithmetic functions with Signed or Unsigned values
34
    USE ieee.numeric_std.ALL;
35
36
    -- Uncomment the following library declaration if using
37
    -- arithmetic functions with Signed or Unsigned values
    --USE ieee.numeric_std.ALL;
39
40
    ENTITY wave IS
41
42
    END wave:
43
    ARCHITECTURE behavior OF wave IS
44
45
          - Component Declaration for the Unit Under Test (UUT)
    COMPONENT simulator
47
48
    PORT (EMVUP : in STD_LOGIC;
               EMVDN : in STD_LOGIC;
               EOPEN : in STD LOGIC;
50
51
               ECLOSE : in STD_LOGIC;
               SYSCLK : in STD_LOGIC;
52
53
               POC : in STD LOGIC;
                ECOMP : buffer STD LOGIC;
55
               EF : out STD_LOGIC_VECTOR (4 downto 1));
    END COMPONENT;
```

Figure D1: Wave VHDL signal declaration part 1

```
58
      COMPONENT controller
 59
      PORT (
 60
         SYSCLK : in STD LOGIC;
 61
         -- Inputs and outputs
                   POC : in STD LOGIC; -- Reset state
                   UP_REQ : in STD_LOGIC_VECTOR (3 downto 1); -- Up request from floor 1-3
 63
                   DN_REQ : in STD_LOGIC_VECTOR (4 downto 2); -- Down request from floor 2-4 GO_REQ : in STD_LOGIC_VECTOR (4 downto 1); -- Go request inside the
 64
 65
      elevator at the current floor
                   ECOMP : in STD LOGIC; -- Receives 1 from the simulator when an operation
      is done
 67
                   EF : in STD LOGIC VECTOR (4 downto 1); -- Current floor
 68
                   FLOOR IND : out STD LOGIC VECTOR (4 downto 1); -- Current floor
 70
                   EMVUP : out STD_LOGIC; -- Tells the simulator to move upward
 71
                   EMVDN : out STD_LOGIC; -- Tells the simulator to move downward
 72
                   EOPEN : out STD LOGIC; -- Tells the simulator to open the door
                   ECLOSE : out STD LOGIC; -- Tells the simulator to close the door
 73
                   OPEN REQ: in STD LOGIC;
 74
 75
                   CLOSE_REQ :in STD_LOGIC);
 76
 77
      END COMPONENT;
 78
             signal SYSCLK : STD LOGIC := '0';
 79
             signal POC : STD_LOGIC := '1';
             signal UP_REQ : STD_LOGIC_VECTOR (3 downto 1) := (others => '0');
signal DN_REQ : STD_LOGIC_VECTOR (4 downto 2) := (others => '0');
signal GO_REQ : STD_LOGIC_VECTOR (4 downto 1) := (others => '0');
 80
 81
 82
 83
             signal OPEN REQ: STD LOGIC := '0';
             signal CLOSE REQ: STD LOGIC := '0';
 8.4
 85
             signal ECOMP: STD LOGIC := '0';
             signal EF : STD LOGIC VECTOR (4 downto 1) := (others => '0');
 86
 87
 88
             signal FLOOR IND : STD LOGIC VECTOR (4 downto 1) := (others => '0');
             signal EMVUP: STD_LOGIC := '0';
 89
 90
             signal EMVDN: STD LOGIC := '0';
             signal EOPEN: STD LOGIC := '0';
 91
             signal ECLOSE: STD LOGIC := '0';
 92
 93
 94
 95
 96
              constant SYSCLK period: time := 500ms;
 97
 9.8
     begin
 99
100
101
         con: controller PORT MAP (
102
             SYSCLK => SYSCLK,
103
         -- Inputs and outputs
104
             POC=> POC,
105
             UP REQ => UP REQ,
106
             DN REQ => DN REQ,
             GO REQ => GO REQ,
107
             ECOMP => ECOMP,
108
             EF => EF,
109
110
111
             FLOOR IND => FLOOR IND,
112
             EMVUP => EMVUP,
```

Figure D2: Wave VHDL signal declaration part 2

```
113
           EMVDN => EMVDN,
          EOPEN => EOPEN,
114
115
          ECLOSE => ECLOSE,
         OPEN_REQ => OPEN_REQ,
116
117
           CLOSE_REQ => CLOSE_REQ
118 );
119 sim: simulator PORT MAP(
EMVUP => EMVUP,
121
           EMVDN => EMVDN,
122
           EOPEN => EOPEN,
123
           ECLOSE => ECLOSE,
124
125
           SYSCLK => SYSCLK,
            POC => POC,
           ECOMP => ECOMP,
126
127
           EF => EF
128
           );
129
130
131
        -- Clock process definitions
       SYSCLK_process :process
132
133
       begin
          SYSCLK <= '0';
134
135
          wait for SYSCLK_period/2;
136
           SYSCLK <= '1';
137
           wait for SYSCLK period/2;
138
       end process;
139
```

Figure D3: Wave VHDL signal declaration part 3

```
-- Stimulus process
stim proc: process
142
143
144
         begin
145
146
           wait for SYSCLK_period;
POC <= '0';</pre>
147
148
149
           wait for 1 sec;
           UP_REQ(3) <= '1';
150
151
152
           wait for 1 sec;
           UP REQ(1) <= '1';
153
154
           wait for 1 sec;
155
156
           DN_REQ(4) <= '1';
157
158
            wait for 3 sec ;
            UP_REQ(3) <= '0';
159
160
161
           wait for 3 sec;
           DN REQ(4) <='0';
162
163
164
           wait for 3 sec;
165
           GO REQ(2) <= '1';
166
           wait for 1 sec;
GO_REQ(2) <= '0';</pre>
167
168
169
```

Page 3

```
_wave.vhd
 170
            wait for 5.5 sec;
 171
            OPEN REQ <='1';
 172
 173
             wait for 0.5 sec;
             CLOSE REQ <='1';
 174
 175
 176
            wait for 1 sec;
            CLOSE_REQ <= '0';
 177
 178
 179
            wait for 1 sec;
            OPEN REQ<='0';
 180
 181
 182
            wait for 5.5 sec;
 183
            CLOSE REQ <= '1';
 184
           wait for 3 sec;
CLOSE_REQ <= '0';</pre>
 185
 186
 187
 188
 189
 190
              wait;
 191
          end process;
 192
 193
      END;
```

Figure D4: Wave VHDL stimulus process